# NEAT-286 USER'S MANUAL

# CHAPTER ONE THE SYSTEM INFORMATION

#### 1.1 SPECIFICATION

- 16MHz 80286 for 16/20MHz system operation with 0.5-0.7 wait states for 100ns DRAM
- Hardware and software compatibility with IBM PC/AT New Enhanced AT (SOLUTION) CHIPSet for 12MHz to 16MHz
- Page interleaved memory supports single bank page mode, 2 way and 4 way page interleaved mode
- Integrates Lotus-Intel-Microsoft Expended Memory Specification (LIM EMS) memory controller on board, to supports EMS 4.0 or later
- Supports 2 MByte up to 8 MByte
- Support two kind of RAM CARD, 640KB and 2MB version
- Socket for 80287 Math coporcessor
- 12, 12/16, 16/20 MHz three version motherboard
- System clock switchable with H/W, S/W and Keyboard
- Light indication for system turbo speed
- Real time clock/calendar with CMOS RAM and backup battery

### 1.2 SYSTEM OVERVIEW

The system is designed for using in 12 to 16 MHZ 80286 based systems included the CS8221 SOLUTION CHIPset <sup>(TM)</sup> and provides complete support for the IBM PC/AT bus.

The CS8221 SOLUTION CHIPSet <sup>(TM)</sup> consists of the 82C211 CPU/Bus controller, the 82C212 Page/Interleave and EMS Memory controller, the 82C215 Data/Address buffer and the 82C206 Integrated Peripherals Controller (IPC).

The SOLUTION CHIPSet<sup>(TM)</sup> supports the local CPU bus, a 16 bit system memory bus and the AT buses as shown in the SOLUTION System Block Diagram. The 82C211 provides synchronization and control signals for all buses. The 82C211 also provides an independent AT bus clock and allows for dynamic selection between the processor clock and the user selectable AT bus clock. Command delays and wait states are software configurable, providing flexibility for slow or fast peripheral boards.

#### SEAT System Board

The 82C212 Page/Interleave and EMS Memory controller provides an interleaved memory sub-system design with page mode operation. It supports up to 8 MB of on-board DRAM with combinations of 64Kbit, 256Kbit and 1Mbit DRAMs. The processor can operate at 16MHz with 0.5-0.7 wait state memory accesses, using 100 ns DRAMs. This is possible through the Page Interleaved memory scheme. The Shadow RAM feature allows faster execution of code stored in EPROM. By down loading code from EPROM to RAM. The RAM then shadows the EPROM for futher code execution. In a DOS environment, memory above 1Mb can be treated as LIM EMS memory.

The 82C215 Data/Address buffer provides the buffering and latching between the local CPU address bus and the Peripheral address bus. It also provides buffering between the local CPU data bus and the memory data bus. The parity bit generation and error detection logic resides in the 82C215.

#### 82C211 BUS CONTROLLER

The 82C211 Bus Controller consists of the following functional sub-modules.

#### - Reset and Shut Down Logic

When the system cold started, the 82C211 asserts a reset signal for a system reset to reset the AT Bus, 82C206 IPC, 8042 Keyboard controller, the 82C212 memory controller, and all of the system. The other reset signal is generated from the 8042(8742) Keyboard controller when a "warm reset" is required. The warm reset activates a reset signal the reset the 80286 CPU only.

#### - Clock Generation and Selection

The 82C211 provides a flexible clock selection. It has two inputs clocks; CLK2IN and ATCLK Typically the ATCLK Should be of a lower frequency than CLK2IN. ATCLK and CLK2IN can be selected under program control. . .

The 82C211 generates processor clock PROCCLK, for driving the CPU state machine and interface. SCLKC (internal), is PROCCLK/2 and is in phase with the internal states of the 80286. BCLK (internal) is the AT Bus state machine clock and is used for the AT bus interface. SYSCLK is the AT bus system clock and is always BCLK/2.

PROCCLK can be drived from CLK2IN or from ATCLK. In the synchronous mode, both PROCCLK and BCLK are drived from CLK2IN, so that the processor state machine and the AT bus state machine run synchronous. In the asynchronous mode, BCLK is generated from the ATCLK and PROCCLK is generated from CLK2IN or the ATCLK. In this case, the processor and AT bus state machines run asynchrounous to each other.

The following clocks selections are possible:

Synchronous mode:

- 1 PROCCLK = BCLK = CLK2IN SYSCLK = BCLK/2 = CLK2IN/2
- 2 PROCCLK = CLK2IN BCLK = CLK2IN/2 SYSCLK = BCLK/2 = CLK2IN/4
- 3 PROCCLK = BCLK = CLK2IN/2 SYSCLK = BCLK/2 = CLK2IN/4

Asynchronous mode:

- 1 PROCCLK = CLK2IN BCLK = ATCLK SYSCLK = BCLK/2 = ATCLK/2
- 2 PROCCLK = ATCLK BCLK = ATCLK SYSCLK = BCLK/2 = ATCLK/2

Under normal operation, CLK2IN should be selected as the processor clock (PROCCLK) to allow the processor to run at full speed.

# - CPU State Machine, Bus State Machine, Bus arbitration, and Refresh Logic

In order to extract maximum performance out of the 80286 on the system board, it is desirable to run the system board at the rated maximum CPU frequency. The frequency may be too fast for the slow AT BUS. In order to overcome this problem, the 82C211 has two state machine: the CPU state machine which typically runs off CLK2IN, and the AT bus state machine which runs off BCLK. The 82C211 also controls all bus activity and provides arbitration between the CPU, DMA/Master devices and DRAM refresh logic.

# - Port B and NMI Generation Logic

The 82C211 provides assess to Port B defined for the PC/AT as shown in this Figure:

| IO     | ADI<br>6 |            | 7<br>PCK   | 6<br>СНК | 5<br>T20 | 4<br>RFD      | 3<br>EIC | 2<br>EPR | 1<br>SPK | 0<br>T2G | PORT  | в |
|--------|----------|------------|------------|----------|----------|---------------|----------|----------|----------|----------|-------|---|
| Bit    | s        | Rea<br>Wr: | ad/<br>ite | <br>Γι   | inct     | ion           |          |          |          |          |       |   |
| 7      |          | R          |            |          |          |               |          |          |          | ity c    | check |   |
| 6<br>5 |          | R<br>R     |            |          |          | /O cl<br>imer |          |          | neck     |          |       |   |
| 4      |          | R          |            |          |          | efres         |          |          | _        |          |       |   |
| 3      |          | R/V        | N          |          |          |               |          |          | -        | l che    | eck   |   |
| 2      |          | R/V        |            | EF       | RD-EI    |               | e sys    |          | memo     |          |       |   |
| 1      |          | R/V        | V          | SI       | PK-Sp    | peake         | er Da    | ata      |          |          |       |   |
| 0      |          | R/V        | N          | Т2       | 2G-T     | imer          | 2 Ga     | ate (    | (Spea    | aker)    |       |   |
|        |          |            |            |          |          |               |          |          |          |          |       |   |

Port B register definition

The NMI sub-module performs the latching and enabling of I/O and parity error conditions, which will generate a non-maskable interrupt to the CPU if NMI is enabled. Reading Port B will indicate the source of the error condition (IOCK AND PCHK). Enabling and disabling of NMI is accomplished by writing to I/O address 070H. On the rising edge of XIOW. NMI will be enabled if data bit 7 (XD7) is equal to 0 and will be disabled if XD7 is equal to 1.

# - Numeric Co-processor Interface

Incorporated in the 82C211 is the circuitary to interface an 80287 Numeric Co-processor to 80286. The circuitary handles the decoding required for selecting and resetting the Numeric Co-processor, handling -NPBUSY and - ERROR signals from the 80287 to the CPU, and generating interrupt signals for error handling.

The -NPCS signal is active for I/O address 0F8H-0FFH, used to access the internal registers of the 80287. It is also active for I/O addresses 070H-NMI mask refister. 0F0H-Clear the Numerical Co-processor and Numerical Coprocessor BUSY signal. While executing a task, the 80287 issues an -NPBUSY signal to the 82C211. Under normal operation, it is passed out to the CPU as -BUSY. If during this busy period, a numeric co-processor error occurs. -ERROR input to the 82C211 becomes active, resulting in latching of the BUSY output and assertion of NPINT. Both signals stay active until cleared by an I/Owrite cycle to address 0F0H or 0F1H. A system reset clears both NPINT and -BUSY latches in the 82C211. The 80287 is reset through the NPRESET output, which can be activated by a system reset or by performing a write operation to I/O port 0F1H.

# - Modes of Operation of the 82C211

The 82C211 has 4 modes of operation for different CPU and A1 bus clock selections:

Normal mode Quick mode Delayed mode External mode

#### \* Normal Mode

This mode is enabled by default (without writing to the registers of 82C211).

Under Normal mode:

PROCCLK = CLK2IN BCLK = CLK2IN/2 SYSCLK = CLK2IN/4

If activated by default, I/O cycles will have one command delay,8 bit AT memory cycles will have 4 wait states, 16 bit AT memory cycles will have 1 wait state.

#### \* Quick Mode

This mode is also a synchronous mode and is enabled by writing a zero to REG61 < 6 > and the following clock selections have been made:

> PROCCLK = BCLK = CLK2IN SYSCLK = CLK2IN/2

Quick mode is performance efficient when switching between local and AT bus cycles. This mode is useful for high speed add-on cards such as Laser Printer interface cards.

#### \* Delayed Mode

This mode is another synchronous mode and is enabled when Quick mode is disabled and the following clock selections have been chosen made:

> PROCCLK = CLK2IN BCLK = CLK2IN SYSCLK = CLK2IN/2

This mode is useful for slow peripheral AT add-on cards.

### \* External Mode

This is an asynchronous mode and is enabled when ATCLK is selected as the source for BCLK. The following clock selections are required in this mode:

PROCCLK = CLK2IN BCLK = ATCLK SYSCLK = ATCLK/2

chronized with CLK2IN. The CPU samples -READY low in sequence 10 and terminates the current cycle.

#### - Configuration Registers

There are three bytes of configuration registers in the 82C211; RA0, RA1 and RA2. An indexing scheme is used to reduce the I/O ports required to access all the registers required for the SOLUTION CHIPSet. Port 22H is used as an indexing register and Port 23H is used as the data register. The index value is placed in port 22H to access a particular register and the data to be read from or written to that register is located in port 23H. Every access to port 23H must be preceded by a write of the index value to port 22H even if the same register data is being accessed again.

All reserved bits are set to zero by default and when written to, must be set to zero. Table 1 lists the three registers:

| Table              | 1. RA0,                                   | RA1, a        | and | RA2 |                   |
|--------------------|-------------------------------------------|---------------|-----|-----|-------------------|
| Register<br>Number | Registe:<br>Name                          | r             |     |     | Index             |
| RAO<br>RA1<br>RA2  | PROCCLK<br>Command<br>Wait Sta<br>BCLK Se | Delay<br>ate/ | tor | 6   | 50H<br>51H<br>52H |

#### 82C212 PAGE/INTERLEAVE AND EMS MEMORY CONTROLL

The 82C211 performs the memory control function in the system

The 82C211 organizes memory as banks of 18 bit modules consisting of 16 bits of data and 2 bits of parity, information. The 16 bits of date are split into high and lower bytes with o parity bit for each byte. The minimum configuration can be a single bank operating in non-interleaved mode or can be a pair of DRAM banks operating in two way interleaved mode, the DRAMs within a pair of banks must be indentical.

However, each bank of DRAM pairs can be different from other pairs. For example, Banks 0,1 may have 256K by 1 bit DRAM and Banks 2.3 could have 1M by 1 bit DRAMs. A typical system may be shipped with one or two banks of smaller DRAM types (e.g. 256 by 1 bit DRAMs) and later upgraded with additional pairs of banks of larger DRAMs (eg. 1M by 1 bit DRAMs)

# Page/Interleaved Operation

The 82C212 uses a page/interleaved design that is different from most interleaved memory designs. Typical two way interleaving schemes use two banks of DRAMs with even word addresses on one bank and odd word addresses on the other bank. If memory acesses are sequential, the RAS precharge time of one bank overlaps the access time of the other bank. Typically, programs consist of insturction fetches interspersed with operand accesses.

The instruction fetches tend to be sequential and the operand accesses tend to be random.

Figure 1 is a sequence diagram for a memory interleaved scheme using two banks 0 and 1. The -RAS signals of the two banks are interleaved so that the RAS precharge time (Trp) of one bank is used for the -RAS active time in the other bank. This requires sequential accesses to be alternationg between the two banks. For non-sequential accesses it is possible to get wait states due to a 'miss'. Typically this results in a 50% hit ratio (possible zero wait state accesses)



Figure 1. DRAM Interleaved Operation



Figure 2. DRAM Page Mode Operation

#### SEAT System Board

Figure 2 is a sequence diagram of a paged mode DRAM operation. In paged mode DRAMs, once a row access has been made, it is possible to access subsequent column address within that row, without the -RAS precharge penalty. However, after a -RAS active timeout, there is a -RAS precharge period which typically occurs every 10 microseconds. Since the CAS precharge time Tcp is small, it is possible to make fast random accesses within a selected row. Typically, page mode access times are half the normal DRAM access times. For 256K x 1 DRAMs, each row has 512 bits. If eighteen 256K x 1 bit DRAMs are used to implement a bank, a page would have 512 x 2 bites (excluding 2 bits for parity) = 1 Kbytes. Thus paged mode DRAMS could be interleaved at 1 Kbyte boundaries rather than 2 byte boundaries as in the regular interleaved mode operation. Any access to the currently active -RAS page would occur in a short page access time and any subsequent access could be anywhere in the same 1 Kbyte boundary, without incurring any penalty due to -RAS precharge. If memory is configured to take advantage of this DRAM orgaization, significantly better performance can be achieved over normal interleaving because:

1. Page mode access time is shorter than normal DRAM access time. This allows more time in the DRAM critical paths, to achieve penalty free accesses or 'hits'.

2. The possiblity of the nxt access being fast is significantly higher than in a regular interleaving scheme. This is because instructions and data tend to cluster together by principle of locality of reference.



Figure 3. DRAM Page/Interleave Operation

Figure 3 is a sequence diagram of a two way Page/Interleaved scheme using page mode DRAMs. As seen, it is possible to make zero wait stae accesses between the two banks 0 and 1, by overlapping -CAS precharge time of once bank with -CAS active time of the other bank. The DRAM -RAS lines for both banks can be held active till the -RAS active timeout period, at which time a -RAS precharge for that bank is required. Typical hit ratios higher than 80% are possible using this scheme. With the 82C212 memory controller, using the page/interleaved scheme, 150 nanosecond access time DRAMs can be used at 12MHz and 100 nanosecond access time DRAMs at 16MHz.

## **OS/2 OPTIMIZATION**

The SOLUTION architecture feature OS/2 optimization using REG67<1> of the 82C212 in conunction with REG60<5> of the 82C211. OS/2 makes frequent DOS calls while operating in protected mode of the 80286 CPU. In order to service these DOS calls, the 80286 CPU has to switch from protected to real mode quickely. Typical PC/AT architectures require the prcessor to issue two commands to the 8042 (or 8742) keyboard controller in order to reset the pocessor (to switch it into protected mode) and to activate GATEA20.

REG60<5> of the 82C211 is to used to invoke a software reset to the 80286 processor and REG67<1> is used to activate GATEA20. Sincer this involves the I/O writes, it is possible to execute a "Fast GATE20". In an OS/2 environment, where frequent DOS calls are made, this feature provides significant performance improvement.

# CHAPTEP THREE CONNECTORS AND JUMPER SETTING CONNECTORS:

#### J3 - EXTERNAL BATTERY CONNECTOR

•

| 1 | GND                                   |
|---|---------------------------------------|
| 2 | SHORT WITH PIN 3 FOR INTERNAL BATTERY |
| 3 |                                       |
| 4 | EXTERNAL BATTERY POWER                |

# J4 - SPEAKER CONNECTOR

| PIN | FUNCTION       |  |
|-----|----------------|--|
| 1   | SPEAKER SIGNAL |  |
| 2   | N.C.           |  |
| 3   | GND            |  |
| 4   | + 5V           |  |

### J5 - KEYLOCK CONNECTOR

| PIN | FUNCTION  |
|-----|-----------|
| 1   | POWER LED |
| 2   | KEY       |
| 3   | GND       |
| 4   | KEYLOCK   |
| 5   | GND       |

## J6 - KEYBOARD CONNECTOR

| PIN | FUNCTION       |  |
|-----|----------------|--|
| 1   | KEYBOARD CLOCK |  |
| 2   | KEYBOARD DATA  |  |
| 3   | N.C.           |  |
| 4   | GND            |  |
| 5   | + 5V           |  |

# PS1/PS2 - SWITCHING POWER SUPPLY CONNECTOR

| PIN | FUNCTION   |
|-----|------------|
| 1   | POWER GOOD |
| 2   | + 5V       |
| 3   | + 12V      |
| 4   | -12V       |
| 5   | GND        |
| 6   | GND        |
|     |            |
| 1   | GND        |
| 2   | GND        |
| 3   | - 5V       |
| 4   | + 5 V      |
| 5   | + 5V       |
| 6   | + 5V       |

#### NEAT-SMT JUMP SETTING

- JP1 ROM SIZE SELECT 2,3 SHORT 256K ROM (DEFAULT) 1,2 SHORT 128K ROM
- JP2 RAM INSTALL SELECT (DEFAULT) 1: SELECT SIMP AS LO BANK (0,1 BANK), DIP-RAM HI BANK (2,3 BANK) 1-2,3-4,6-7,8-9,11-12,13-14 SHORT 16-17,18-19,21-22,23-24,26-27,28-29 SHORT
  - 2: SELECT DIP-RAM AS LO-BANK (0,1 BANK), SIMP HI-BANK (2,3 BANK) 2-3,4-5,7-8,9-10,12-13,14-15 SHORT 17-18,19-20,22-23,24-25,27-28,29-30 SHORT
- JP3 287 MODE (SYNC/ASYNC) 2,3 SHORT ASYNC MODE (DEFAULT) 1,2 SHORT SÝNC MODE
- JP4 RESET (HARD WARE)
- JP5 TURBU WITCH 1,2 SHORT TURBO MODE (SELECT OSC2) 1,2 OPEN NORMAL MODE (SELECT OSC1)
- JP6 287 CLOCK MODE 2,3 SHORT FOR ASYNC CLOCK (DEFAULT) 1,2 SHORT FOR SYNC CLOCK
- JP7 DISPLAY MODE OPEN MONO MODE SHORT COLOR MODE
- LE1 TURBO LED CONNECTOR
  - J3 EXTERNAL BATTERY CONNECT
    1 + 5V
    2,3 SHORT ENABLE INTERNAL BATTERY CHARGE COME
    4 GND
  - J4 SPEAKER CONNECTOR
  - J5 POWER LED & KEY LOCK
  - J6 CONNECT HEAD

