# intel

# 2164B 65,536 x 1-BIT DYNAMIC RAM WITH PAGE MODE

#### erformance Range

|          | tRAC   | tCAC  | t <sub>RC</sub> |
|----------|--------|-------|-----------------|
| 2164B-12 | 120 ns | 60 ns | 220 ns          |
| 2164B-15 | 150 ns | 75 ns | 260 ns          |

- Page Mode Capability
- Single + 5V ± 10% Power Supply
- Common I/O Using Early Write

- TTL Compatible Inputs and Output
- Schmitt Triggers on all Input Control Lines
- RAS-Only and Hidden Refresh Capability
- 128 Cycle/2 ms Refresh
- JEDEC Standard Pinout in 16-Pin DIP

The 2164B is a fully decoded NMOS dynamic random access memory organized as 65,536 one-bit words. The design is optimized for high speed, high performance applications such as computer memory, peripheral storage and environments where low power dissipation and compact layout are required.

The 2164B features page mode which allows high speed random access of up to 256-bits within the same row. Multiplexed row and column address inputs permit the 2164B to be housed in a standard 16-pin DIP.

Clock timing requirements are noncritical, and power supply tolerance is very wide. All inputs and output are TTL compatible.



## **ABSOLUTE MAXIMUM RATINGS\***

\*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these (yother conditions above those indicated in the  $o_{P \to r} a$ tional sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS** Voltages referenced to $V_{SS}$ , $T_A = 0$ to 70°C

| Symbol          | Parameter          | Min  | Тур | Max                 | Unit |
|-----------------|--------------------|------|-----|---------------------|------|
| V <sub>CC</sub> | Supply Voltage     | 4.5  | 5.0 | 5.5                 | V    |
| V <sub>SS</sub> | Ground             | 0    | 0   | 0                   | V    |
| VIH             | Input High Voltage | 2.4  |     | V <sub>CC</sub> + 1 | V    |
| VIL             | Input Low Voltage  | -2.0 |     | 0.8                 | V    |

#### **D.C. AND OPERATING CHARACTERISTICS**

Recommended operating conditions unless otherwise noted.

| Symbol           | Parameter                 |                      | Min | Max      | Units    | Test Conditions                                                                                                                                                            |
|------------------|---------------------------|----------------------|-----|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICC1             | Operating Current*        | 2164B-12<br>2164B-15 |     | 50<br>45 | mA<br>mA | RAS and CAS Cycling<br>@ t <sub>RC</sub> = Min.                                                                                                                            |
| 1002             | Standby Current           |                      |     | 4        | mA       | $\overline{RAS} = \overline{CAS} = V_{IH}$ after 8 $\overline{RAS}$<br>Cycles Min.                                                                                         |
| ICC3             | RAS-Only Refresh Current* | 2164B-12<br>2164B-15 |     | 40<br>35 | mA<br>mA | $\label{eq:cases} \begin{array}{l} \overline{\text{CAS}} = \text{V}_{\text{IH}},  \overline{\text{RAS}}  \text{Cycling} \\ @ \ t_{\text{RC}} = \text{Min}. \end{array}$    |
| I <sub>CC4</sub> | Page Mode Current*        | 2164B-12<br>2164B-15 |     | 35<br>30 | mA<br>mA | $\overline{RAS} = V_{1L}$ , $\overline{CAS}$ Cycling:<br>t <sub>PC</sub> = Min.                                                                                            |
| IIL              | Input Leakage Current     |                      | -10 | 10       | μΑ       | $\begin{array}{l} \mbox{Any Input 0} \leq V_{IN} \leq 5.5V, \\ V_{CC} = 5.5V, V_{SS} = 0V, \\ \mbox{All Other Pins Not under Test} \qquad \mbox{$\checkmark$} \end{array}$ |
| IOL              | Output Leakage Current    |                      | -10 | 10       | μA       | Data Out is Disabled, 0 $\leq$ V <sub>OUT</sub> $\leq$ 5.5V, V <sub>CC</sub> = 5.5V, V <sub>SS</sub> = 0V                                                                  |
| VOH              | Output High Voltage Level |                      | 2.4 |          | V        | 1 <sub>OH</sub> = 5 mA                                                                                                                                                     |
| V <sub>OL</sub>  | Output Low Voltage Level  |                      |     | 0.4      | V        | I <sub>OL</sub> = 4.2 mA                                                                                                                                                   |

\*NOTE:

 $I_{CC}$  is dependent on output loading and cycle rates. Specified values are obtained with the output open.  $I_{CC}$  is specified as an average current.

#### **CAPACITANCE** $T_A = 25^{\circ}C$

| Symbol           | Parameter                       | Min | Max | Units |
|------------------|---------------------------------|-----|-----|-------|
| C <sub>IN1</sub> | Input Capacitance (A0-A7, D)    |     | 5   | pF    |
| C <sub>IN2</sub> | Input Capacitance (RAS, CAS, W) |     | 7   | pF    |
| COUT             | Output Capacitance (Q)          |     | 6   | pF    |

| Symbol                          | Parameter                                  | 216 | 64B-12 | 216 | Units  |       |
|---------------------------------|--------------------------------------------|-----|--------|-----|--------|-------|
| AUIDOL                          |                                            | Min | Max    | Min | Max    | Units |
| t <sub>RC</sub>                 | Random Read or Write Cycle Time            |     |        | 260 |        | ns    |
| tRWC                            | Read-Modify-Write Cycle Time               | 255 |        | 300 |        | ns    |
| t <sub>RAC</sub> (3, 4)         | Access Time from RAS                       |     | 120    |     | 150    | ns    |
| t <sub>CAC</sub> (3, 5)         | Access Time from CAS                       |     | 60     |     | 75     | ns    |
| tOFF <sup>(6)</sup>             | Output Buffer Turn-Off Delay               | 0   | 30     | 0   | 35     | ns    |
| t <sub>T</sub>                  | Transition Time (Rise and Fall)            | 3   | 100    | 3   | 100    | ns    |
| t <sub>RP</sub>                 | RAS Precharge Time                         | 90  |        | 100 |        | ns    |
| tRAS                            | RAS Pulse Width                            | 120 | 10,000 | 150 | 10,000 | ns    |
| t <sub>RSH</sub>                | RAS Hold Time                              | 60  |        | 75  |        | ns    |
| tCAS                            | CAS Pulse Width                            | 60  | 10,000 | 75  | 10,000 | ns    |
| t <sub>CSH</sub>                | CAS Hold Time                              | 120 |        | 150 |        | ns    |
| t <sub>RCD</sub> <sup>(4)</sup> | RAS to CAS Delay Time                      | 20  | 60     | 25  | 75     | ns    |
| t <sub>CRP</sub>                | CAS to RAS Precharge Time                  | 0   |        | 0   |        | ns    |
| t <sub>ASR</sub>                | Row Address Set-Up Time                    | 0   |        | 0   |        | ns    |
| t <sub>RAH</sub>                | Row Address Hold Time                      | 18  |        | 20  |        | ns    |
| t <sub>ASC</sub>                | Column Address Set-Up Time                 | 0   |        | 0   |        | ns    |
| t <sub>CAH</sub>                | Column Address Hold Time                   | 30  |        | 35  |        | ns    |
| t <sub>AR</sub>                 | Column Address Hold Time Referenced to RAS | 90  |        | 110 |        | ns    |
| t <sub>RCS</sub>                | Read Command Set-Up Time                   | 0   |        | 0   |        | ns    |
| tRCH                            | Read Command Hold Time Referenced to CAS   | 0   |        | 0   |        | ns    |
| t <sub>RRH</sub>                | Read Command Hold Time Referenced to RAS   | 0   |        | 0   |        | ns    |
| s <sup>(7)</sup>                | Write Command Set-Up Time                  | 0   |        | 0   |        | ns    |
| twcH                            | Write Command Hold Time                    | 35  |        | 45  |        | ns    |
| t <sub>WP</sub>                 | Write Command Pulse Width                  | 35  |        | 45  |        | ns    |
| t <sub>RWL</sub>                | Write Command to RAS Lead Time             | 35  |        | 45  |        | ns    |
| t <sub>CWL</sub>                | Write Command to CAS Lead Time             | 35  |        | 45  |        | ns    |
| t <sub>DS</sub>                 | Data-In Set-Up Time                        | 0   |        | 0   |        | ns    |
| t <sub>DH</sub>                 | Data-In Hold Time                          | 35  |        | 40  |        | ns    |
| t <sub>CWD</sub> <sup>(7)</sup> | CAS to Write Enable Delay                  | 55  |        | 65  |        | ns    |
| t <sub>RWD</sub> (7)            | RAS to Write Enable Delay                  | 115 |        | 140 |        | ns    |
| twcR                            | Write Command Hold Time Referenced to RAS  | 95  |        | 120 |        | ns    |
| t <sub>DHR</sub>                | Data-In Hold Time Referenced to RAS        | 95  |        | 115 |        | ns    |
| t <sub>PC</sub>                 | Page Mode Cycle Time                       | 120 |        | 145 |        | ns    |
| t <sub>CP</sub>                 | CAS Precharge Time (Page Mode Only)        | 45  |        | 60  |        | ns    |

# A.C. CHARACTERISTICS 0°C $\leq$ T\_A $\leq$ 70°C, V\_{CC} = 5.0V $\pm$ 10%. See Notes 1, 2.

| Symbol           | Parameter                                           | 2164B-12 |     | 2164B-15 |     | Unite    |
|------------------|-----------------------------------------------------|----------|-----|----------|-----|----------|
|                  |                                                     | Min      | Max | Min      | Max | - Office |
| t <sub>CPN</sub> | CAS Precharge Time<br>(All Cycles Except Page Mode) | 25       |     | 30       |     | ns       |
| t <sub>REF</sub> | Refresh Period                                      |          | 2   |          | 2   | ms       |

## A.C. CHARACTERISTICS 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, V<sub>CC</sub> = 5.0V $\pm$ 10%. See Notes 1, 2. (Continued)

#### NOTES:

1. An initial pause of 100  $\mu$ s is required after power-up followed by any 8 RAS cycles before proper device operation is achieved.

2. V<sub>IH</sub>(min) and V<sub>IL</sub>(max) are reference levels for measuring timing of input signals. Transition times are measured between  $V_{IH}$ (min) and  $V_{IL}$ (max) and are assumed to be 5 ns for all inputs.

3. Measured with a load equivalent to a 2 TTL loads and 100 pF.

4. Operation within the T<sub>RCD</sub>(max) limit insures that T<sub>RAC</sub>(max) can be met. t<sub>RCD</sub>(max) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max) limit, then access time is controlled exclusively by T<sub>CAC</sub>.

5. Assumes that  $t_{RCD} \ge t_{RCD}(max)$ .

6. This parameter defines the time at which the output achieves the open circuit condition and is not referenced to  $V_{OH}$  or  $V_{OL}$ .

7.  $t_{CWD}$  and  $t_{RWD}$  are restrictive operating parameters for the read-modify-write cycle only. If  $t_{WCS} \ge t_{WCS}(min)$ , the cycle is an early write cycle and the data output will remain open circuit throughout the entire cycle. If  $t_{CWD} \ge t_{CWD}(min)$  and  $t_{RWD} \ge t_{RWD}(min)$ , the cycle is a late write cycle and the data output will contain data read from the selected cell. If neither of the above conditions are met, the condition of the data out (at access time until CAS goes back to V<sub>IH</sub>) is indeterminate.

## TIMING DIAGRAMS

#### **READ CYCLE**



## TIMING DIAGRAMS (Continued)

## WRITE CYCLE (EARLY WRITE)



#### READ-WRITE/READ-MODIFY-WRITE CYCLE



## TIMING DIAGRAMS (Continued)

#### **RAS-ONLY REFRESH CYCLE**



#### NOTE:

 $\overline{CAS} = V_{IH}, \overline{W}, D = Don't care$ 



## HIDDEN REFRESH CYCLE

## TIMING DIAGRAMS (Continued)

#### PIGE MODE READ CYCLE



#### PAGE MODE WRITE CYCLE



## **DEVICE OPERATION**

The 2164B contains 65,536 memory locations. Sixteen address bits are required to address a particular memory location. Since the 2164B has only 8 address input pins, time multiplexed addressing is used to input 8 row and 8 column addresses. The multiplexing is controlled by the timing relationship between the row address strobe (RAS), the column address strobe (CAS) and the valid address inputs.

Operation of the 2164B begins by strobing in a valid row address with RAS while CAS remains high. Then the address on the 8 address input pins is changed from a row address to a column address and is strobed in by CAS. This is the beginning of any 2164B cycle in which a memory location is accessed. The specific type of cycle is determined by the state of the write enable pin and various timing relationships. The cycle is terminated when both RAS and CAS have returned to the high state. Another cycle can be initiated after RAS remains high long enough to satisfy the RAS precharge time (t<sub>RP</sub>) requirement.

# **RAS** and **CAS** Timing

The minimum RAS and CAS pulse widths are specified by  $t_{RAS}(min)$  and  $t_{CAS}(min)$  respectively. These minimum pulse widths must be satisfied for proper device operation and data integrity. Once a cycle is initiated by bringing RAS low, it must not be aborted prior to satisfying the minimum RAS and CAS pulse widths. In addition, a new cycle must not begin until the minimum RAS precharge time,  $t_{RP}$ , has been satisfied. Once a cycle begins, internal clocks and other circuits within the 2164B begin a complex sequence of events. If the sequence is broken by violating minimum timing requirements, loss of data integrity can occur.

#### Read

A read cycle is achieved by maintaining the write enable input ( $\overline{W}$ ) high during a RAS/CAS cycle. The output of the 2164B remains in the Hi-Z state until valid data appears at the output. If CAS goes low before t<sub>RCD</sub>(max), the access time to valid data is specified by t<sub>RAC</sub>. If CAS goes low after t<sub>RCD</sub>(max), the access time is measured from CAS and is specified by t<sub>CAC</sub>. In order to achieve the minimum access time, t<sub>RAC</sub>(min), it is necessary to bring CAS low before t<sub>RCD</sub>(max).

#### Write

The 2164B can perform early write, late write and read-modify-write cycles. The difference between

these cycles is in the state of data-out and is determined by the timing relationship between  $\overline{W}$  and  $\overline{CAS}$ . In any type of write cycle, Data-in must be valid at or before the falling edge of  $\overline{W}$  or  $\overline{CAS}$ , which is later.

Early Write: An early write cycle is performed by bringing  $\overline{W}$  low before  $\overline{CAS}$ . The data at the data input pin (D) is written into the addressed memory cell. Throughout the early write cycle the output remains in the Hi-Z state. This cycle is good for common I/O applications because the data-in and data-out pins may be tied together without bus contention.

*Read-Modify-Write*: In this cycle, valid data from the addressed cell appears at the output before and during the time that data is being written into the same cell location. This cycle is achieved by bringing  $\overline{W}$  low after CAS and meeting the data sheet read-modify-write cycle timing requirements. This cycle requires using a separate I/O to avoid bus contention.

*Late Write*: If  $\overline{W}$  is brought low after  $\overline{CAS}$ , a late write cycle will occur. The late write cycle is very similar to the read-modify-write cycle except that the timing parameters,  $t_{RWD}$  and  $t_{CWD}$ , are not necessarily met. The state of data-out is indeterminate since the output could be either Hi-Z or contain data depending on the timing conditions. This cycle requires a separate I/O to avoid bus contention.

## **Data Output**

The 2164B has a tri-state output buffer which is controlled by  $\overline{CAS}$  (and  $\overline{W}$  for early write).

Whenever  $\overline{CAS}$  is high (V<sub>IH</sub>), the output is in the mgh impedance (Hi-Z) state. In any cycle in which valid data appears at the output, the output first remains in the Hi-Z state until the data is valid and then the valid data appears at the <u>output</u>. The valid data remains at the output until CAS returns high. This is true even if a new  $\overline{RAS}$  cycle occurs (as in hidden refresh). Each of the 2164B operating cycles are listed below after the corresponding output state produced by the cycle.

Valid Output Data: Read, Read-Modify-Write, Hidden Refresh, Page Mode Read, Page Mode Read-Modify-Write.

*Hi-Z Output State:* Early Write, RAS-only Refresh, Page Mode write, CAS-only cycle.

Indeterminate Output State: Delayed Write

#### Refresh

The data in the 2164B is stored on a tiny capacitor in each memory cell. Due to leakage, the data .eak off after a period of time. To maintain data integrity it is necessary to refresh each of the rows every 2 ms. There are several ways to accomplish this.

**RAS**-Only Refresh: This is the most common method for performing refresh. It is performed by strobing in a row address with RAS while CAS remains high.

*Hidden Refresh:* A hidden refresh cycle may be performed while maintaining the latest valid data at the output by extending the CAS active time and strobing in a refresh row address with RAS.

Other Refresh Methods: It is also possible to refresh the 2164B by using read, write or read-modify-write cycles. Whenever a row is accessed, all the cells in that row are automatically refreshed. There are certain applications in which it might be advantageous to perform refresh in this manner but in general RAS-only refresh is the preferred method.

#### Page Mode

Page mode memory cycles provide faster access and lower power dissipation than normal memory cycles. In page mode, it is possible to perform read, write or read-modify-write cycles. As long as the applicable timing requirements are observed it is possible to mix these cycles in any order. A page mode cycle begins with a normal cycle. While RAS is kept low to maintain the row address, CAS is cycled to strobe in additional column addresses. This eliminates the time required to set up and strobe sequention addresses for the same page.

t ow addresses for the same page.

#### Power-up

If  $\overline{RAS} = V_{SS}$  during power-up the 2164B might begin an active cycle. This condition results in higher than necessary current demands from the power supply during power-up. It is recommended that  $\overline{RAS}$  and  $\overline{CAS}$  track with  $V_{CC}$  during power-up or be held at a valid  $V_{IH}$  in order to minimize the power-up current.

An initial pause of 100  $\mu$ s is required after power-up followed by 8 initialized cycles before proper device operation is assured. Eight initialization cycles are also required after any 2 ms period in which there are no RAS cycles. An initialization cycle is any cycle in which RAS is cycled.

#### Termination

The lines from the TTL driver circuits to the 2164B inputs act like unterminated transmission lines re-

sulting in significant positive and negative overshoots at the inputs. To minimize overshoot it is advisable to terminate the input lines and to keep them as short as possible. Although either series or parallel termination may be used, series termination is generally recommended since it is simple and draws no additional power. It consists of a resistor in series with the input line placed close to the 2164B input pin. The optimum value depends on the board layout. It must be determined experimentally and is usually in the range of  $20\Omega$  to  $40\Omega$ .

#### **Board Layout**

It is important to lay out the power and ground lines on memory boards in such a way that switching transient effects are minimized. The recommended methods are gridded power and ground lines or separate power and ground planes. The power and ground lines act like transmission lines to the high frequency transients generated by DRAMs. The impedance is minimized if all the power supply traces to all the DRAMs run both horizontally and vertically and are connected at each intersection or better yet if power and ground planes are used.

Address and control lines should be as short as possible to avoid skew. In boards with many DRAMs these lines should fan out from a central point like a fork or comb rather than being connected in a serpentine pattern. Also the control logic should be centrally located on large memory boards to facilitate the shortest possible address and control lines to all the DRAMs.

#### Decoupling

The importance of proper decoupling cannot be over emphasized. Excessive transient noise or voltage droop on the V<sub>CC</sub> line can cause loss of data integrity (soft errors). The total combined voltage changes over time in the V<sub>CC</sub> to V<sub>SS</sub> voltage (measured at the device pins) should not exceed 500 mv.

A high frequency 0.1  $\mu$ F ceramic decoupling capacitor should be connected between the V<sub>CC</sub> and ground pins of each 2164B using the shortest possible traces. These capacitors act as a low impedance shunt for the high frequency switching transients generated by the 2164B and they supply much of the current used by the 2164B during cycling.

In addition, a large tantalum capacitor with a value of 47  $\mu$ F to 100  $\mu$ F should be used for bulk decoupling to recharge the 0.1  $\mu$ F capacitors between cycles, thereby reducing power line droop. The bulk decoupling capacitor should be placed near the point where the power traces meet the power grid or power plane. Even better results may be achieved by distributing more than one tantalum capacitor throughout the memory array.

# PACKAGE DIMENSIONS

#### 16-LEAD PLASTIC DUAL IN-LINE PACKAGE



| Item | Millimeters      | Inches            |
|------|------------------|-------------------|
| A    | 19.43 ±0.25      | 0.765 ±0.01       |
| В    | 6.86 ±0.25       | 0.270 ±0.01       |
| C    | $7.62 \pm 0.25$  | $0.300 \pm 0.01$  |
| D    | $0.28 \pm 0.05$  | 0.011 ±0.002      |
| E    | $3.56 \pm 0.12$  | $0.140 \pm 0.005$ |
| F    | $0.506 \pm 0.10$ | $0.020 \pm 0.004$ |
| G    | $3.43 \pm 0.38$  | $0.135 \pm 0.015$ |
| н    | $2.54 \pm 0.25$  | 0.100 ±0.010      |
|      | $1.52 \pm 0.25$  | $0.060 \pm 0.010$ |
| J    | $0.457 \pm 0.05$ | 0.018 ± 0.002     |
| ĸ    | $0.94 \pm 0.25$  | $0.037 \pm 0.010$ |
| L    | 5° ±5°           | 5° ±5°            |