# NMOS 65,536-BIT DYNAMIC RANDOM ACCESS MEMORY ## DESCRIPTION The Fujitsu MB8264 is a fully decoded, dynamic NMOS random access memory organized as 65536 one-bit words. The design is optimized for high-speed, high performance applications such as mainframe memory, buffer memory, peripheral storage and environments where low power dissipation and compact layout are required. Multiplexed row and column address inputs permit the MB8264 to be housed in a standard 16-pin DIP. Pin-outs conform to the JEDEC approved pin out. The MB8264 is fabricated using silicon-gate NMOS and Fujitsu's advanced Double-Layer Polysilicon process. This process, coupled with single-transistor memory storage cells, permits maximum circuit density and minimal chip size. Dynamic circuitry is employed in the design, including the sense amplifiers. Clock timing requirements are noncritical, and power supply tolerance is ±10%. All inputs/outputs are TTL compatible. CERDIP PACKAGE DIP-16C-C04 #### **FEATURES** - 65,536 x 1 RAM, 16-pin package - Silicon-gate, Double Poly NMOS, single transistor cell - Row access time: 150ns Max (MB8264-15) 200ns Max (MB8264-20) - Cycle time: 270ns Min (MB8264-15) 330ns Min (MB8264-20) - Low power: 22 mW Max Standby 275 mW Max Active (MB8264-15) 248 mW Max Active (MB8264-20) - ±10% tolerance on +5V Supply - · On-chip substrate bias generator - All inputs TTL compatible, low capacitive load - Three-state TTL compatible output - "Gated" CAS - 128 refresh cycles - Common I/O capability using "Early Write" operation - Output unlatched at cycle end allows extended page boundary and twodimensional chip select - Read-Modify-Write, RASonly refresh, and Page-Mode capability - On-chip latches for Addresses and Data-in - Hidden Refresh Capability - Pin compatible with HM4864, MK4164, TMS4164, MCM6665, μ PD4164 and IMS2600 # PIN ASSIGNMENT # MB8264 BLOCK DIAGRAM # **ABSOLUTE MAXIMUM RATINGS** (See NOTE) | Rating | Symbol | Value | Unit | |---------------------------------------------------------------|------------------------------------|-------------|------| | Voltage on any Pin Relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -1 to +7.0 | ٧ | | Voltage on V <sub>CC</sub> Supply relative to V <sub>SS</sub> | V <sub>CC</sub> | -1 to +7.0 | V | | Operating Temperature | T <sub>OP</sub> | 0 to +70 | °C | | Storage Temperature | T <sub>STG</sub> | −55 to +150 | °C | | Power Dissipation | P <sub>D</sub> | 1.0 | W | | Short Circuit Output Current | los | 50 | mA | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. ## RECOMMENDED OPERATING CONDITIONS (Referenced to VSS) | Parameter | | | Value | | | | | | |--------------------------------|-----------------|------|-------|-----|------|--------------|--|--| | | Symbol | Min | Тур | Max | Unit | Temperature | | | | Supply Voltage | Vcc | 4.5 | 5.0 | 5.5 | V | | | | | | V <sub>SS</sub> | 0 | 0 | 0 | ٧ | 0°C to +70°C | | | | Input High Voltage, all inputs | VIH | 2.4 | | 6.5 | ٧ | 0.010 +70.0 | | | | Input Low Voltage, all inputs | V <sub>IL</sub> | -1.0 | | 0.8 | ٧ | | | | # CAPACITANCE (TA = 25°C) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------|-----|-----|-----|------| | Input Capacitance A <sub>0</sub> ~ A <sub>7</sub> , D <sub>IN</sub> | C <sub>IN1</sub> | _ | _ | 5 | pF | | Input Capacitance RAS, CAS, WE | C <sub>IN2</sub> | | | 8 | pF | | Output Capacitance D <sub>OUT</sub> | C <sub>OUT</sub> | _ | _ | 7 | pF | #### STATIC CHARACTERISTICS (Recommended operating conditions unless otherwise noted.) | Parameter | Symbol | Min | Max | Units | | |-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|-----|-------|----| | OPERATING CURRENT* | l <sub>CC1</sub> | | 45 | mA | | | Average power supply current (RAS, CAS cycling; t <sub>RC</sub> = min) | Average power supply current (RAS, CAS cycling; t <sub>RC</sub> = min) MB8264-15 | | | | | | STANDBY CURRENT | | | | | | | Power supply current (RAS = CAS = V <sub>IH</sub> ) | | ICC2 | | 4 | mA | | REFRESH CURRENT* | MB8264-20 | | | 36 | mA | | Average power supply current (RAS cycling, CAS = VIH; tRC = min) | MB8264-15 | ICC3 | | 42 | mA | | PAGÉ MODE CURRENT * | | | | | 4. | | Average power supply current ( $\overline{RAS} = V_{IL}$ , $\overline{CAS}$ cycling, $t_{PC} = min$ ) | ICC4 | _ | 34 | mA | | | INPUT LEAKAGE CURRENT | | | | į. | | | Input leakage current, any input (0V ≤ V <sub>IN</sub> ≤ 5.5V) | l <sub>IL</sub> | -10 | 10 | μΑ | | | Input pins not under test = 0V, $V_{CC} = 5.5V$ , $V_{SS} = 0V$ | | | | | | | OUTPUT LEAKAGE CURRENT | | | | | | | (Data out is disabled, $0V \le V_{OUT} \le 5.5V$ ) | | | -10 | 10 | μΑ | | OUTPUT LEVEL | | | | | | | Output low voltage (I <sub>OL</sub> = 4.2mA) | | V <sub>OL</sub> | | 0.4 | ٧ | | OUTPUT LEVEL | 100 | | | | | | Output high voltage ( $I_{OH} = -5mA$ ) | | Voн | 2.4 | _ | V | Note\*: ICC is dependent on output loading and cycle rates. Specified values are obtained with the output open. # **DYNAMIC CHARACTERISTICS** Notes 1,2,3 (Recommended operating conditions unless otherwise noted.) | | | | M | B8264 | -20 | MB8264-15 | | | | |--------------------------------------------------|-------|------------------|-----|-------|-------|-----------|-----|-------|------| | Parameter | Notes | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Time between Refresh | | t <sub>REF</sub> | | _ | 2 | _ | _ | 2 | ms | | Random Read/Write Cycle Time | | t <sub>RC</sub> | 330 | - | _ | 270 | - | _ | ns | | Read-Write Cycle Time | | tRWC | 375 | _ | _ | 300 | _ | _ | ns | | Page Mode Cycle Time | | t <sub>PC</sub> | 225 | _ | _ | 170 | _ | _ | ns | | Access Time from RAS | 4 6 | t <sub>RAC</sub> | _ | _ | 200 | _ | _ | 150 | ns | | Access Time from CAS | 5 6 | tCAC | _ | _ | 135 | _ | _ | 100 | ns | | Output Buffer Turn Off Delay | | toff | 0 | | 50 | 0 | _ | 40 | ns | | Transition Time | | t <sub>T</sub> | 3 | _ | 50 | 3 | _ | 35 | ns | | RAS Precharge Time | | t <sub>RP</sub> | 120 | _ | _ | 100 | _ | _ | ns | | RAS Pulse Width | | tRAS | 200 | _ | 10000 | 150 | _ | 10000 | ns | | RAS Hold Time | | tRSH | 135 | _ | _ | 100 | _ | _ | ns | | CAS Precharge Time (Page Mode Only) | | t <sub>CP</sub> | 80 | _ | _ | 60 | _ | _ | ns | | CAS Precharge Time (All Cycles Except Page Mode) | ) | tCPN | 30 | - | - | 25 | - | _ | ns | | CAS Pulse Width | | tCAS | 135 | _ | 10000 | 100 | _ | 10000 | ns | | CAS Hold Time | | tcsH | 200 | _ | _ | 150 | | | ns | | RAS to CAS Delay Time | 7 8 | t <sub>RCD</sub> | 30 | _ | 65 | 25 | _ | 50 | ns | | CAS to RAS Precharge Time | | tCRP | 0 | _ | | 0 | _ | | ns | | Row Address Set Up Time | | tASR | 0 | _ | - | 0 | _ | _ | ns | | Row Address Hold Time | | t <sub>RAH</sub> | 20 | _ | | 15 | _ | _ | ns | | Column Address Set Up Time | | tASC | 0 | _ | _ | 0 | _ | _ | ns | | Column Address Hold Time | | tCAH | 55 | _ | _ | 45 | | _ | ns | | Column Address Hold Time Referenced to RAS | | tAR | 120 | _ | _ | 95 | _ | _ | ns | | Read Command Set Up Time | | t <sub>RCS</sub> | 0 | _ | - | 0 | _ | _ | ns | | Read Command Hold Time | 10 | t <sub>RCH</sub> | 0 | | _ | 0 | _ | _ | ns | | Write Command Set Up Time | 9 | twcs | -10 | _ | _ | -10 | _ | _ | ns | | Write Command Hold Time | | twch | 55 | - | _ | 45 | - | _ | ns | | Write Command Hold Time Reference to RAS | | twcR | 120 | _ | _ | 95 | _ | | ns | | Write Command Pulse Width | | t <sub>WP</sub> | 55 | - | _ | 45 | - | _ | ns | | Write Command to RAS Lead Time | | tRWL | 80 | _ | _ | 60 | _ | _ | ns | | Write Command to CAS Lead Time | | tcwL | 80 | _ | _ | 60 | | | ns | | Data In Set Up Time | | t <sub>DS</sub> | 0 | _ | _ | 0 | _ | _ | ns | | Data In Hold Time | | <sup>t</sup> DH | 55 | _ | _ | 45 | _ | _ | ns | | Data In Hold Time Referenced to RAS | | tDHR | 120 | _ | | 95 | | _ | ns | | CAS to WE Delay | 9 | tcwD | 95 | _ | _ | 70 | _ | _ | ns | | RAS to WE Delay | 9 | t <sub>RWD</sub> | 160 | - | _ | 120 | _ | _ | ns | | Read Command Hold Time Referenced to RAS | 10 | tRRH | 25 | _ | _ | 20 | | _ | ns | #### Notes: - An initial pause of 200 μs is required after power-up followed by any 8 RAS cycles before proper device operation is achieved. - 2. Dynamic measurements assume $t_T = 5ns$ . - V<sub>IH</sub>(min) and V<sub>IL</sub>(max) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub>(min) and V<sub>II</sub> (max). - Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub>(max). If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds the value shown. - 5. Assumes that $t_{RCD} \ge t_{RCD}(max)$ . - Measured with a load equivalent to 2 TTL loads and 100 pF. - 7. Operation within the $t_{RCD}(max)$ limit insures that $t_{RAC}(max)$ can be met. $t_{RCD}(max)$ is specified as a reference point only; if $t_{RCD}$ is greater than the specified $t_{RCD}$ (max) limit, then access time is controlled exclusively by $t_{CAC}$ . - 8. $t_{RCD}(min) = t_{RAH}(min) + 2t_{T}(t_{T} = 5ns) + t_{ASC}(min)$ . - 9. t<sub>WCS</sub>, t<sub>CWD</sub> and t<sub>RWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle. If $t_{CWD} \ge t_{CWD}$ (min) and $t_{RWD} \ge t_{RWD}$ (min), the cycle is a read-write cycle and data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied the condition of the data out is indeterminate. 10. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. #### **TIMING DIAGRAMS** #### READ CYCLE #### WRITE CYCLE (EARLY WRITE) # READ-WRITE/READ-MODIFY-WRITE CYCLE #### PAGE-MODE READ CYCLE Don't Care Valid Data #### PAGE-MODE WRITE CYCLE # "RAS-ONLY" REFRESH CYCLE **NOTE:** $\overline{CAS} = V_{IH}$ , $\overline{WE} = Don't$ care Don't Care # HIDDEN "RAS-ONLY" REFRESH CYCLE #### DESCRIPTION #### **Address Inputs** A total of sixteen binary input address bits are required to decode any 1 of 65536 storage cell locations within the MB8264. Eight row-address bits are established on the input pins (A0 through A7) and latched with the Row Address Strobe (RAS). Then eight column-address bits are established on the input pins and latched with the Column Address Strobe (CAS). All input addresses must be stable on or before the falling edge of RAS. CAS is internally inhibited (or "gated") by RAS to permit triggering of CAS as soon as the Row Address Hold Time (tRAH) specification has been satisfied and the address inputs have been changed from row-addresses to column-addresses. #### Write Enable The read mode or write mode is selected with the WE input. A logic high (1) on WE dictates read mode; logic low (0) dictates write mode. Data input is disabled when read mode is selected. #### **Data Input** Data is written into the MB8264 during a write or readwrite cycle. The last falling-edge of $\overline{\text{WE}}$ or $\overline{\text{CAS}}$ is a strobe for the Data In (D<sub>IN</sub>) register. In a write cycle, if $\overline{\text{WE}}$ is brought low (write mode) before $\overline{\text{CAS}}$ , D<sub>IN</sub> is strobed by $\overline{\text{CAS}}$ , and the set-up and hold times are referenced to $\overline{\text{CAS}}$ . In a read-write cycle, $\overline{\text{WE}}$ will be delayed until $\overline{\text{CAS}}$ has made its negative transition. Thus D<sub>IN</sub> is strobed by $\overline{\text{WE}}$ , and set-up and hold times are referenced to $\overline{\text{WE}}$ . #### **Data Output** The output buffer is three-state TTL compatible with a fan-out of two standard TTL loads. Data-out is the same polarity as data-in. The output is in a high impedance state until $\overline{CAS}$ is brought low. In a read cycle, or a readwrite cycle, the output is valid after $t_{RAC}$ from transition of $\overline{RAS}$ when $t_{RCD}$ (max) is satisfied, or after $t_{CAC}$ from transition of $\overline{CAS}$ when the transition occurs after $t_{RCD}$ (max). Data remains valid until $\overline{CAS}$ is returned to a high level. In a write cycle the identical sequence occurs, but data is not valid. #### Page-Mode Page-mode operation permits strobing the row-address into the MB8264 while maintaining RAS at a logic low (0) throughout all successive memory operations in which the row-address doesn't change. Thus the power dissipated by the negative going edge of RAS is saved. Further, access and cycle times are decreased because the time normally required to strobe a new row-address is eliminated. #### Refresh Refresh of the dynamic memory cells is accomplished by performing a memory cycle at each of the 128 row-addresses ( $A_0 \sim A_6$ ) at least every two milliseconds. During refresh, either $V_{IL}$ or $V_{IH}$ is permitted for $A_7$ . $\overline{RAS}$ -only refresh avoids any output during refresh because the output buffer is in the high impedance state unless $\overline{CAS}$ is brought low. Strobing each of 128 row-addresses with $\overline{RAS}$ -will cause all bits in each row to be refreshed. Further $\overline{RAS}$ -only refresh results in a substantial reduction in power dissipation. #### Hidden Refresh RAS-ONLY REFRESH CYCLE may take place while maintaining valid output data. This feature is referred to as Hidden Refresh. Hidden Refresh is performed by holding CAS as V<sub>IL</sub> from a previous memory read cycle. # CURRENT WAVEFORM (V<sub>CC</sub> = 5.5V, T<sub>A</sub> = 25 °C) # TYPICAL CHARACTERISTICS CURVES # TYPICAL CHARACTERISTICS CURVES (Continued) ## TYPICAL CHARACTERISTICS CURVES (Continued) # SUPPLY CURRENT VS SUPPLY VOLTAGE DURING POWER UP (ON MEMORY BOARD)